## 23rd Virtual IEEE Real Time Conference



Contribution ID: 61

Type: Oral Presentation

# System Design and Prototyping for the CMS Level-1 Trigger at the High-Luminosity LHC

Monday 1 August 2022 13:00 (20 minutes)

For the High-Luminosity Large Hadron Collider era, the trigger and data acquisition system of the Compact Muon Solenoid experiment will be entirely replaced. Novel design choices have been explored, including ATCA prototyping platforms with SoC controllers and newly available interconnect technologies with serial optical links with data rates up to 28 Gb/s. Trigger data analysis will be performed through sophisticated algorithms, including the widespread use of Machine Learning, in large FPGAs, such as the Xilinx Ultrascale family. The system will process over 50 Tb/s of detector data with an event rate of 750 kHz. The system design and prototyping are described and examples of trigger algorithms are reviewed.

#### Minioral

Yes

### **IEEE Member**

Yes

#### Are you a student?

Yes

Authors: KUMAR, Piyush (University of Hyderabad, India); GOMBER, Bhawna (University of Hyderabad, India)

Presenter: KUMAR, Piyush (University of Hyderabad, India)

Session Classification: DAQ System & Trigger - I

Track Classification: Trigger Systems