### 21st IEEE Real Time Conference - Colonial Williamsburg Contribution ID: 591 Type: Oral presentation # New version of High Performance Compute Node for PANDA TDAQ system Friday 15 June 2018 09:30 (20 minutes) PANDA is a general purpose hadron spectrum to be installed in the high energy storage ring of the Future Anti-proton and Ion Research facility-FAIR, in Germany. Physics simulation shows that the event rate for PANDA experiment is about 20MHz, and event size from 1.5KByte to 4.5KByte per event. Considering background, the relative data rate to the TDAQ system will be as high as 200 GByte per second. xTCA frame will be appropriate scheme for PANDA TDAQ system. New version of High Performance Compute Node is the key module for PANDA TDAQ system. Xilinx Ultrascale FPGA is used for data parallel processing. RocketIO hard core in FPGA used for high speed data transmission. DDR4 is used for mass data buffering. 10 Gigabit Ethernet is designed for data output. Gigabit Ethernet Switch is designed for AMC cards Ethernet port, ATCA Ethernet Switch, RTM Ethernet port switching, which can be used as slow control channel. Backplane of ATCA board is designed as full mesh topology for data sharing between every compute node. IPMC/MMC platform is designed following xTCA specification. New version Compute Node is finished. Latest testing result will be shown in the meeting. ## Description HP DAQ #### Minioral Yes ## Speaker Jingzhou Zhao #### Institute IHEP Beijing ## **Country** China Author: ZHAO, Jingzhou (Chinese Academy of Sciences (CN)) **Co-authors:** LIU, Zhen-An (IHEP, Chinese Academy of Sciences (CN)); Ms GONG, Wenxuan (IHEP.Beijing); KÜHN, Wolfgang (JLU Giessen); GEISSLER, Thomas (JLU Giessen, now at KEK Tsukuba); SPRUCK, Bjoern **Presenter:** ZHAO, Jingzhou (Chinese Academy of Sciences (CN)) Session Classification: TCA