

## 1. Data Taking Conditions

LHC Run 2 conditions (2015 - 2018) compared to end of Run 1 (2011-2012):

- Bunch crossing (BC) time (collision interval) halved from 50 ns to 25 ns
- Higher instantaneous luminosity (up to  $2 \times 10^{34}$  cm<sup>-2</sup> s<sup>-1</sup>) & collision energy, increased from 8 TeV to 13 TeV
- $\rightarrow$  Peak  $\mu \sim$  60 reached
- Overall luminosity  $\mathcal{L}_{int} = 156 \, \text{fb}^{-1}$  delivered by LHC (Run 2)
- $\Rightarrow$  Challenging data taking conditions





Average hit readout occupancy plotted against average pile-up

## • Pixel detector data quality efficiency was 99.5 % in Run 2, with <5% nonworking modules

- Desynchronisation errors below 1%
- $\rightarrow$  a lot of effort for readout upgrades and DAQ Fw/Sw developments necessary
- Low voltage transistor leakage current dependence on total ionising dose (TID) in IBL front-ends
- $\rightarrow$  Was a big problem
- $\rightarrow$  Threshold & time-over-threshold (ToT, related to charge deposition) drift due to TID
- $\rightarrow$  Frequent retuning required



- Some optoboards failed (most likely due to humidity)
- Optimise threshold due to bandwidth limitations with increasing pile-up



ing 2018 with  $3\sigma$  error bars. L0-L2 denote the Pixel layers, ECA/ECC the endcaps.



IBL low voltage module current shown as a function of integrated luminosity and TID.

# **Operational Experience and Performance with the ATLAS Pixel Detector at the Large Hadron Collider at CERN**

Andreas Kirchhoff<sup>†</sup> on behalf of the ATLAS Collaboration II. Physikalisches Institut, Georg-August-Universität Göttingen

- Silicon pixel detector, innermost part of ATLAS detector
- Critical for particle tracking and b-jet-tagging
- During Run 1 (2010-2012) 3 barrel layers and 3 disk endcaps per side
- A 4th barrel layer (Insertable B-Layer - IBL) was added during Long Shutdown 1 (2013-2014)

 $\rightarrow$  Planar sensors in central region and 3D sensors in the forward area

|                                                        | Pixel<br>(+Endcaps)   | IBL              | F   |
|--------------------------------------------------------|-----------------------|------------------|-----|
| Pixel Size [µm <sup>2</sup> ]                          | 50×400                | 50×250           |     |
| Target Spat. Resolution $[\mu m 	imes \mu m]$          | 10×115                | 10×40            |     |
| No. Channels                                           | $80	imes 10^6$        | $12	imes10^{6}$  |     |
| Front-End CMOS Technology                              | 250 nm                | 130 nm           |     |
| Radius [cm]<br>(Pixel: Layers Only)                    | 5.05<br>8.85<br>12.25 | 3.35             |     |
| Max. Fluence $[1 \text{ MeV } n_{eq} \text{ cm}^{-2}]$ | $1	imes 10^{15}$      | $5	imes 10^{15}$ |     |
| Max. Bias Voltage [V]                                  | 600                   | 1000             |     |
| Technical design parameters of                         | IBL and Pixel         |                  | Scl |







## 3.1 Single Event Effects (SEE)

- Front-end memory cells designed to be radiation-hard
- Ionising particles may corrupt single pixel or global front-end module registers  $\rightarrow$  Results in quiet (if pixel enable bit flips) or noisy pixels and low-voltage current changes depending on specific fault, mostly in IBL
- Periodic reconfiguration (every 5 sec.) without additional dead-time of global (single pixel) registers successfully deployed (tested) during Run 2 [1]



Single event effect in IBL global register. The resulting current change and occupancy drop is later fixed via manual reconfiguration.

[1] G. Balbi, et al., JINST **15**, P06023 (2020)





Hit occupancy of IBL modules with (red) and without (black) automatic pixel register re-configuration during regular detector re-synchronisation periods to avoid introducing detector dead-time.

- less for outer layers
- due to charge trapping

- under-depletion



efficiency has decreased to 70%.

- large increases in luminosity, pile-up, and particle radiation
- physics results yet
- Yearly increase of bias voltage for continued complete depletion  $\rightarrow$  danger of B-layer bias voltage exceeding service limits during Run 3
- Pixel detector kept cold during long shutdown 2 to minimise reverse annealing • Radiation damage will be an ongoing concern for Run 3
- $\Rightarrow$  Operation conditions optimised during Run 2; further refined in Run 3:
- $\rightarrow$  Optimise threshold calibration for balance between bandwidth and radiation damage, plans to decrease thresholds overall
- standing and anticipating calibration needs  $\rightarrow$  also used in official ATLAS
- $\rightarrow$  Automatic single (global) pixel register re-configuration in IBL (all modules)  $\rightarrow$  New ATLAS Pixel digitisation model including fluence effects for under-MC production



GEORG-AUGUST-UNIVERSITÄT GÖTTINGEN

**Operation Plans for Run 3** 

• ATLAS Pixel detector showed excellent performance during Run 2 despite

• Radiation damage visible for Pixel detector, but did not significantly affect